While fast timing analysis methods based on model order reduction have been well established for linear circuits, the timing analysis for non-linear circuits, which are dominant in digital circuits, is usually performed by a SPICE-like, numerical integration-based approach solving differential equations. In this paper, we propose a new technique that leads to the transient solution of charge/discharge paths with a complexity equivalent to only $K$ DC operating point calculations, where $K$ is the number of transistors along the path. This is accomplished by approximating each nodal voltage as a piecewise quadratic waveform, whose characteristics can be determined by matching the charge/discharge currents calculated by the capacitive components and the resistive components. Successive chord method is then applied to reduce the matrix construction and inversion overhead. Experiments on a wide range of circuits show that an average of 20 times speed-up over HSPICE simulation (transient time only) with 10 picosecond step size can be achieved, while maintaining an average accuracy of 98.03%.

I. INTRODUCTION

Timing analysis is the process of verifying the timing properties, such as propagation delay, setup/hold time violations etc., of a digital VLSI circuit. Since timing properties are inherently associated with the transient response of a circuit, circuit simulators, such as SPICE, have been the fundamental tools to obtain such characteristics. Circuit simulation involves the solution of differential equations whose size is proportional to the size of the circuit. In addition, the equations have to be solved as many times as the number of input combinations. Therefore, many techniques have been devised to reduce the exponential circuit simulation time.

Circuit partitioning is used so that differential equation solving is confined within small circuit partitions. Traditionally, Gate abstraction is used so that each partition corresponds to a gate, whose timing property can be pre-characterized. With Static timing analysis, only the best and the worst case scenarios of each gate need to be simulated and only the timing of the gates along the longest paths needs to be considered.

However, gate abstraction is not always practical in high performance designs. Instead, timing analyzer has to partition a circuit into logic stages, each of which is a set of channel connected transistors and wire segments. First of all, not every cell created by designers maps naturally to a gate, in other words, the output of a cell is not always connected to the gate input of another cell. Therefore, the design cell cannot be pre-characterized using the gate abstraction. Instead, a logic stage has to be constructed dynamically, depending on how it is connected to the rest of the circuit. Second, transistors are coupled with interconnect, whose electrical properties cannot be ignored in deep submicron design. What makes interconnects particularly challenging is that their geometric shape cannot be pre-determined until routing is completed. This makes it extremely hard even for the pre-characterization of gates, since the output load can no longer be modeled as a lumped capacitor. Furthermore, many common layout structures in high-performance designs contain channel-connected transistors through long wires.

Therefore, fast, on-the-fly worst case analysis of a logic stage, which boils down to the transient simulation of transistor chains, becomes an absolute necessity. On the other hand, while circuit partitioning offers order-of-magnitude speed-up over SPICE for full-chip timing analysis by exploiting the spatial and temporal latency of the circuit, it lends no help in speeding up the timing analysis of an individual logic stage. The simulation speed and accuracy for each logic stage will be a critical problem for any timing analyzer facing designs with the complexity nowadays.

Two methodologies have been pursued in the past for the fast simulation of logic stages. The first methodology exploits a simplified transistor device model, for example, a linear or piecewise linear model. This approach enables the modeling of non-linear circuits as linear systems. Efficient frequency-domain analysis techniques, such as asymptotic waveform evaluation (AWE), can then be used. While extremely fast, this approach introduces significant error during the device linearization process. The second methodology continues to use the time-domain numerical integration based approach, however, Newton-Raphson (NR) iteration, as the engine of the solver, is replaced by Successive Chord (SC) iteration, which is much faster due to the constant nature of the resultant admittance matrix.

In this paper, we introduce a third methodology, called quadratic waveform matching (QWM), which has not been attempted before. We achieve fast simulation speed by avoiding the brute-force solution of differential equations, while maintaining the accuracy of device models. In fact, the circuit only needs to be solved as a system of algebraic equations at $K$ critical points, where $K$ is the number of transistors. This approach is inherently much faster than SPICE-like simulators in that nonlinear iterations only need to be performed at large time steps. To achieve this, the transient process is divided into regions separated by the $K$ critical points. Nodal voltages in each region are then approximated by quadratic waveforms, each
of which is characterized by one parameter. These parameters are determined subsequently by matching the charge/discharge currents at the critical points with those predicted by the device I/V relationship. Our approach is accelerated further by the use of SC iteration in place of NR iteration. While the advantage of SC has been demonstrated for solving nonlinear equations in previous work, we show how the same idea can be applied in the context of quadratic waveform matching by extra manipulations.

The rest of the paper is organized as follows. A brief review of the previous work is given in Section II. We will then state the problem formulation in next section. The proposed QWM method is described in detail in Section IV and the SC method is introduced in Section V. Finally, we present our experimental results.

II. Related Work

Efficient extraction of timing metrics for linear circuits, typically modeled as RC or RLC networks, has been well established for years. Elmore delay [1] is used extensively for its closed form and ease of evaluation on RC trees. Since Elmore delay is inherently linked to the first moment of the system transfer function, a straightforward improvement uses higher order moments and retains a larger number of dominant poles to obtain a better approximation of the transfer function. Piaggi and Rohrer pioneered in this area with their asymptotic waveform evaluation (AWE) method [2]. Alpert et al. [3] showed that empirical delay metrics can be directly obtained from moments without further computation of dominant poles. Derivatives of AWE [4] [5] solve the numerical problems such as stability and passivity associated with AWE.

No transfer function can be defined for the nonlinear circuits. Nevertheless, one can simplify the device model in such a way so that analysis methods developed for linear circuits can be employed. The switch-level simulators, such as Crystal [6] and IRSIM [7], model the transistors as switched resistors. A logic stage can then be reduced into an RC network, for which Elmore delay is computed. MOM [8] and ACES [9] improve this approach by the piecewise linearization of transistor model, while using AWE to further improve the evaluation accuracy of each linear region.

The piecewise simplification of the device model introduces events, when a device is at the boundary of its piecewise region. The circuit activity, or the number of events generated, will increase rapidly when more accurate device model is used. This leads to the rapid degradation of simulation speed for highly nonlinear deep submicron devices. To avoid that, TETA [10] keeps an accurate, nonlinear device model and remains to use the time-domain integration based approach to solve differential equations. However, it uses tabular device models to avoid the dominant model building time in SPICE. In addition, it replaces Newton-Raphson iteration with successive chord iteration [11]. While with a theoretically inferior convergence rate, SC can evaluate each iteration much faster because the admittance matrix of the linearized circuit stays constant. The authors also showed the efficiency of TETA approach for multi-port logic stages coupled by interconnects. While the use of SC iteration in QWM is inspired by TETA, our approach is fundamentally different in that numerical integration is not needed.

III. Waveform Evaluation

Since the partitioning of circuits into logic stages as well as path-based timing analysis of logic stage networks have been well established, we focus only on the static timing analysis of individual logic stage. We formulate it as a waveform evaluation problem.

A. Circuit Model

A CMOS logic stage is modeled as a polar directed graph, whose vertices represent the set of circuit nodes and edges represent the set of circuit elements. The source of the graph represents the power supply and the sink of the graph represents the ground. There are three types of circuit elements: NMOS transistor, PMOS transistor and wire segment. Each circuit element is characterized by its geometric parameters, including its width, length, and additionally for the transistor, the area and perimeter of its junctions. The electrical properties of circuit elements can be derived from such geometric information. A logic stage contains a set of inputs, each of which is associated with the gate of a transistor, and a set of outputs, which are circuit nodes that are intended to be connected to the inputs of other stages.

B. Device Model

Each circuit element type is associated with a device model. The model defines the device I-V relationship via() as a mapping from its geometric parameters and terminal voltage configuration to the corresponding current flowing from the source node to the sink node. The device model also defines how threshold voltage threshold() is related to the terminal voltages in order to factor in the body effect. The model also includes the definition of the parasitic capacitance contributions to the source and sink, which are functions of voltages as well. As illustrated later in Section VII, we can use a tabular approach to accurately pre-characterize the deep submicron devices.

C. Waveform Evaluation Problem

The waveform evaluation process computes the output waveforms given the input waveforms and load capacitances. Waveform evaluation computes richer information than traditional timing analysis where only the delay/slope pair is computed. The importance of waveform evaluation is confirmed by a recent paper [12] that in deep submicron circuits, the traditional delay metric can lead to up to 30% error.

Since we are performing the static timing analysis, only the worst case, in other words, charging/discharging along the longest paths, needs to be considered. For a logic stage, the worst case scenario usually happens when the only switching input is at the the gate of the bottom transistor along the stage. Without loss of generality, we consider the discharge case of a stack of $K$ NMOS transistors. With the same methodology, PMOS transistors can be easily incorporated. Each transistor $M^k$ connects circuit node $k+1$ and $k$, and has a size of $w^k$ and
The output waveform, then these equations can help solve the parameters to be determined. Our implementation, as Equation (10) demonstrates, does not make this assumption.

Fig. 1. Discharge along the longest path.

Fig. 2. Discharge current of 6 NMOS transistor stack.

IV. QUADRATIC WAVEFORM MATCHING

Assume that the discharge current flowing through the capacitance $I^k$ associated with node $k$ can be approximated by a waveform with a simple analytical form, for example, a polynomial with respect to time. While the analytical form is pre-defined, its characterization parameters are to be determined. In contrast to the numerical integration used by the SPICE, we can symbolically integrate $I^k$ to obtain the voltage waveform. Assume the initial condition at time $\tau$ is known. We can compute the voltage at $\tau'$

$$V^k_{\tau'} - V^k_\tau = \int_\tau^{\tau'} \frac{1}{C^k} I^k(t) dt, \forall k$$  \hspace{1cm} (1)

We then look at a particular time point $\tau'$. With the analytical voltage waveform, every nodal voltage at $\tau'$ can be easily evaluated. By examining the I-V relationship defined in the device model, the current flowing through each circuit element $I^k$ can be determined.

$$J^k_{\tau'} = m_{iv} w^k, j^k, G^k_{\tau'} \left( V^k_{\tau'} - V^k_{\tau'-1}\right)$$  \hspace{1cm} (2)

The discharging current at time $\tau'$, $I_{\tau'}$, should be matched with the difference between currents flowing through its neighboring devices:

$$I^k_{\tau'} = J^{k+1}_{\tau'} - J^k_{\tau'}, \forall k < K$$ \hspace{1cm} (3)

$$I^k_{\tau'} = J^k_{\tau'}$$  \hspace{1cm} (4)

Now we obtain an algebraic equation for each circuit node. These equations can help solve the parameters to be determined. If there are $r$ parameters chosen to characterize each output waveform, then $r \cdot K$ equations need to be generated, in other words, $r$ time points need to be chosen to perform waveform matching. Given that, the transient solution of the circuit is then reduced to the solution of a system of algebraic equations!

The art part of the waveform matching methodology is the choice of the analytical waveform model. The discharging currents of all circuit nodes of a stack of 6 NMOS transistors are shown in Figure 2. An interesting and important observation is that each current waveform has a single peak, which coincides with the time when the transistor above turns on, in other words, when its gate drive is equal to its threshold voltage. An intuitive explanation of this phenomenon is that for any transistor $M_k$, when its upper transistor $M_{k+1}$ turns on and its channel current $J_{k+1}^k$ increases, the absolute value of the discharge current $I^k$, which is the difference between channel currents $J^k$ and $J_{k+1}^k$, should start to decrease.

Based on this observation, we choose to approximate the current waveform between two critical points $[\tau, \tau']$ by a linear model:

$$J^k_{\tau'} = I^k_{\tau'} + \alpha^k (t - \tau)$$ \hspace{1cm} (5)

Substituting Equation (5) into Equation (1) and performing integration, we can obtain the quadratic approximation of the voltage waveform, which is characterized by a single parameter $\alpha^k$:

$$V^k_{\tau'} = V^k_{\tau} + \left[ I^k_{\tau} (t - \tau) + 0.5 \alpha^k (t - \tau)^2 \right]/C^k, \quad t \in [\tau, \tau']$$  \hspace{1cm} (6)

A piecewise quadratic waveform matching strategy is used here: divide the transient process into $K$ regions according to the critical points. The voltage and current waveform of each region is approximated by Equation (6) and Equation (5). We then solve for the parameters $\alpha^k$ of each region by matching currents at the corresponding critical point. More specifically, given the initial voltage value $V^k_{\tau}$ and current value $I^k_{\tau}$, the parameters $\alpha^k$ are solved by the algebraic equations at the next critical point $\tau'$, i.e., when the transistor $M_{k+1}$ turns on. All equations are collected in Equation (7). With the existence of nonlinear function $iv()$, Equation (7) ends up to be a nonlinear equation set. It is obvious that the approach proposed can also handle non-equilibrium condition, which is usually not consid-
erated in static timing analysis though.

\[
\begin{align*}
I_k & = I_k^* + \alpha_k^*(t_\tau - t), \forall k \\
V_{C_k}^k & = V_{C_k}^k + [I_k^*(t_\tau - t) + 0.5 \alpha_k^*(t_\tau - t)^2]/C_k, \forall k \\
J_k & = m_i v^k I_k^*, G_{C_k}^k, V_{C_k}^k, V_{C_k}^{k-1}, \forall k \\
I_k^* & = J_k^{k-1} - J_k^*, \forall k < L \\
I_k^* & = -J_k^*, \forall k \geq L \\
G_{C_k}^{k+1} & = V_{C_k}^L + m.threshold(V_{C_k}^L)
\end{align*}
\]  

\[ (7) \]

V. Successive Chord Method

Let \( F(x) = 0 \) be a set of nonlinear algebraic equations over the variable set \( x \) and \( A = \partial F/\partial x \) be the Jacobian matrix of \( F(x) \). One can apply the iterative approach to solve the equations numerically by computing a better approximation of the solution \( x_{k+1} \) based on the current approximation \( x_k \). The convergence criterion can be simply whether the norm of \( F(x_k) \) is less than certain threshold value. Many iterative schemes have been devised, among which the most effective one seems to be the Newton-Raphson (NR) method. NR method calculates the next approximation \( x_{k+1} \) by computing the derivative at \( x_k \).

\[
x_{k+1} = x_k - A(x_k)^{-1} \cdot F(x_k)
\]

Since the Jacobian matrix is dependent on \( x \), each iteration of the NR method usually involves the following computations: (1) error evaluation and convergence checking; (2) Jacobian matrix construction; (3) Jacobian matrix inversion; (4) update calculation. Figure 3 shows the breakdown of the runtime cost of each task when NR method is used to evaluate a 6 transistor stack. It is obvious that Jacobian matrix construction and inversion dominate the runtime. This is due to the cubic complexity of matrix inversion algorithm, be it done explicitly or implicitly (by performing LU decomposition).

A very useful observation of the iteration procedure is that while the Jacobian matrix \( A \) gives both the direction and magnitude of the update vector, only the direction is needed to ensure convergence. In other words, one can use a substitute \( \hat{A} \) for \( A \) as long as \( \hat{A} \) always gives the correct update direction. The essence of the SC method is to use a matrix \( \hat{A} \) that is independent of \( x \). Since \( \hat{A} \) is constant, the computational overhead of (2) and (3) can be eliminated from the deepest iteration loop. Therefore, the constant Jacobian matrix is LU decomposed only once and the decomposition result can be reused for all later iterations. The tradeoff here is that SC method has a theoretical linear convergence rate, which is slower than the quadratic convergence rate of NR method.

What remains is the art of selecting the appropriate \( \hat{A} \). Re-arranging Equation (7) in the form of \( F(x) \), we obtain Equation (8), where the variables are the set of nodal voltages \( V_\tau = \{V_\tau^k| k < L \} \) as well as the timestep \( T = t_\tau - t \).

\[
\begin{align*}
I_k^* + J_k^{k+1}(V_\tau^k) - J_k^*(V_\tau^k) & = T \cdot C_k \cdot V_\tau^k - V_k^k \\
G_{C_k}^{k+1} - V_k^L & = 0, \forall k < L \\
\left\{ \begin{array}{l}
-V_{T0} \gamma \sqrt{-2 \phi F + V_k^L - \sqrt{V_k^L - 2 \phi F}} \end{array} \right\} & = 0 \\
2 \cdot C_k \cdot (V_k^L - V_L^L) - T & = 0
\end{align*}
\]

(8)

Most of the elements in the Jacobian matrix are the combinations of partial derivatives of channel current \( J \) versus the drain voltage \( V_d \) or the source voltage \( V_\tau \), which can be obtained from device I-V relationship. Let \( \rho \) be the derivative \( dJ/dV_d \) and let \( \phi \) be the derivative \( dJ/dV_\tau \). Then Equation (9) defines the non-zero elements of matrix \( \hat{A} \).

\[
\begin{align*}
\hat{A}_{k,k-1} & = -T \cdot \phi(M_k^k), \forall k < L \\
\hat{A}_{k,k} & = T \cdot C_k \cdot [\phi(M_{k+1}^k) - \rho(M_k^k) - 1], \forall k < L \\
\hat{A}_{k,k+1} & = 2 \cdot C_k \cdot \rho(M_{k+1}^k), \forall k < L \\
\hat{A}_{L,L} & = -1 - \sqrt{-2 \phi F + V_L^L} \\
\hat{A}_{L,L+1} & = \frac{dG_{C_L}^{L+1}}{dt} \\
\hat{A}_{L+1,L} & = 2 \cdot C_L \cdot (V_L^L - V_L^L) \\
\hat{A}_{L+1,L+1} & = -1
\end{align*}
\]

(9)

VI. Device Modeling

The device model contains two parts: I-V relationship and C-V relationship. For I-V relationship, a direct, tabular implementation can ensure no loss of accuracy as long as the grid size is fine enough. However, such approach can lead to unacceptable amount of memory usage. Therefore, we use a combination of curve-fitting and interpolation technique to compress the device model data. To characterize transistor I-V relation, we sweep \( V_d \) and \( V_g \) from 0 volt to 3.3 volt with a step size of 0.1 volt. For each \( V_d/V_g \) pair, we then generate polynomial functions to capture the dependence of channel current on drain voltage \( V_d \) using curve fitting technique. We use a linear function for the saturation region and a quadratic function for the triode region, as shown in Figure 4. Thus, together with the threshold voltage and saturation voltage, we store 7 parameters for each pair. If an I-V query is performed with terminal voltages not captured by the grid of the table, the current value will be interpolated from neighboring points. One benefit of
this characterization and fitting method is that \( \frac{\partial I_d}{\partial V_d} \) and \( \frac{\partial I_d}{\partial V_g} \) can be computed very fast.

A large error on capacitance model will result in a large error in the final delay value. Therefore, it is important to have an accurate capacitance model in QWM. For example, the junction capacitance has a variety of sources, all of which which depend on the junction voltage and the working mode of the transistor. One of the sources, the reversed biased diode junction capacitance, is \( C_j = C_{j0}/(1 - V_D/\phi_0)^{m} \). We integrate it on voltage range \([V_F, V_C]\) and get the effective value on that range as in Equation (10).

\[
C_{eff} = C_j \cdot \frac{-\phi_0^{m} \cdot [(\phi_0 - V_C)^{1-m} - (\phi_0 - V_F)^{1-m}]}{(V_C - V_F)(1 - m)} \tag{10}
\]

With the analytical form of the nodal voltage, for each transistor, \( dV_g/dV_d \) is readily available and the Miller effect can be easily calculated.

VII. Experiments

To verify the QWM method, we first characterize the device models using the CMOS-35 technology with \( \lambda = 0.25\mu \). The sample data used for characterization are obtained by HSPICE simulation using BSIM3 V3.1 model. We then analyze a set of standard CMOS logic gates. To further measure how QWM method scales with the transistor stack size, we also analyze transistor stacks of lengths ranging from 5 to 10, with randomly chosen transistor widths. The result is then compared against the HSPICE simulation time. Since the simulation time of HSPICE for small circuits is dominated by the model building time, which is minimal in QWM approach due to its tabular device model, we compare only with the transient time reported by HSPICE to ensure fairness. Since the user-specified step size has an impact on the HSPICE simulation time, we perform HSPICE simulation with step size of 1ps and 10ps.

All experiments are carried on a SUN Blade 100 system running at 500 MHZ.

We observe an impressive speed-up of QWM over HSPICE. Table VII shows our simulation result (in seconds) on minimum sized logic gates. An average speed-up over 180 for 1ps step size and 33 for 10ps step size with an average error around 1.3% is observed. The 600 speed-up for an inverter case comes from a close enough initial guess, which dramatically cuts down the number of iterations in QWM. In Table II, for each stack length, we show results for three circuit configurations, each of which has different transistor sizes. For timestep of 1 ps, the average speed up is over 150; for timestep of 10 ps, the number is over 20. Note that this speed-up is for transient time only. We observe over 200 times speed-up if total HSPICE runtime is compared. In the mean time, the delay metric obtained contains a worst-case error of 4.00% error and average error of 1.97%.

![Fig. 4. I-V curve fitting.](image)

The simulation result of a 6 NMOS logic stage is illustrated in Figure 5. The transient result produced by QWM is simply plotted as straight solid lines connecting the critical points calculated by QWM. The result produced by HSPICE is plotted in dashed line. One can observe that QWM result follows quite closely with the HSPICE result. Indeed, the propagation delay calculated for this case is 98.34% accurate, and it is produced 33.3 times faster than HSPICE with 10ps timestep.

Figure 6 demonstrates the simulation result for a logic stage coupled with long wire. We first used AWE approach to build a macro \( \pi \) model for the wire. This can be evidenced by closely spaced waveform pairs in Figure 6, which correspond to the two terminals of wire segments. A speed-up of 26 over HSPICE for 10 ps timestep and accuracy of 96.44% is achieved.
In this paper, we propose a new methodology, called quadratic waveform matching, for the fast timing analysis of logic stages. This approach replaces the solution of a system of differential equations by the solution of a few systems of algebraic equations. One instance of this methodology, called piecewise quadratic waveform matching, produces on-average 98.03% accurate delay metric with order-of-magnitude speedup over SPICE.

In the future, we will study the suitability of other waveforms for the timing analysis problem. More sophisticated waveform model and critical point model may help further improve speed and accuracy.

REFERENCES


