# Hot-Carrier Reliability Enhancement via Input Reordering and Transistor Sizing 

Aurobindo Dasgupta and Ramesh Karri<br>Department of Electrical and Computer Engineering<br>University of Massachusetts, Amherst, MA 01003


#### Abstract

Hot-carrier effects and electromigration are the two important failure mechanisms that significantly impact the long-term reliability of high-density VLSI ICs. In this paper, we present a probabilistic switchlevel method for identifying the most susceptible hotcarrier MOSFETs and improving their hot-carrier reliability using two techniques - (i) reordering of inputs to logic gates and (ii) selective MOSFET sizing. We also show that for a given circuit, the best design in terms of hot-carrier reliability does not necessarily coincide with the best design in terms of power consumption.


## 1 Introduction

Advances in VLSI fabrication technologies are primarily based on the reduction of device dimensions without a proportional scaling of the power supply voltage. This has resulted in a significant increase in the horizontal and vertical electric fields in the channel region. Electrons and holes gaining high velocities in this electric field get injected into the gate oxide resulting in trapped carriers which degrade the performance of the MOSFET.

Related research at the device level include using high quality oxide and lightly doped drain (LDD) MOSFETs [8]. Redesign techniques targetting hot-carrier reliability have been developed at the circuit level[12], and the logic levels [9]. Finally, reliability analysis tools such as BERT [10] and CREST [11] perform transient analyses to determine hot-carrier degradation of the circuit.

In this paper, we present a fast probabilistic approach to identify MOSFETs in a logic circuit that are most susceptible to hot carrier effects. We account for the hot-carrier effects caused by currents due to charge sharing between the internal nodes of the logic gates[4]. Based on the charging activity, we (i) select an ordering of the inputs to logic gates that improves the hotcarrier lifetime, and (ii) size the appropriate MOSFETs to minimize the hot-carrier susceptibility of the circuits.

## 2 Switch-Level Model for Hot-Carriers

Hot-carrier injection modifies MOSFET characteristics by degrading transconductance, shifting the threshold voltage, and decreasing drain current capability. In turn, this contributes to the degradation of the overall circuit performance. The hot-carrier lifetime, $\tau$, of a MOSFET $k$, has been empirically found to be proportional to $\frac{W}{I_{k}^{\text {avg }}}$ [3] where $I_{k}^{a v g}$ is the average drain current and $W^{k}$ is the width of the MOSFET. Hence, hot-carrier reliability can be improved either by increasing the width of a MOSFET or by reducing the average drain current which is given by

$$
\begin{equation*}
I_{k}^{a v g}=Q_{k, d s}^{a v g} \cdot\left(V_{k, d}^{a v g}-V_{k, s}^{a v g}\right) \cdot \mu \tag{1}
\end{equation*}
$$

From Equation 1 computing $I_{k}^{a v g}$ entails computing the average charge ( $Q_{k, d s}$ ) and the average drain and source voltages ( $V_{k, d}^{a v g}, V_{k, s}^{a v g}$ ) in the MOSFET $k$ ( $\mu$ is the hole/electron mobility). Towards calculating the average drain current, a switch-level model [2] for a MOSFET is used, and is illustrated in figure 1. Figure 1(b) represents the MOSFETs in figure $1(\mathrm{a})$ as switches. Also, the nodes corresponding to the source/drain of the MOSFETs are labeled (1)-(6). Each of the switches in figure $1(\mathrm{~b})$ is controlled by an input signal and is assumed to be closed with a given probability. For example, in figure 1(b) the switch corresponding to the pMOSFET controlled by signal A is closed with a probability $(1-a)$, where $a$ is the probability that the signal A is a logical " 1 ".


Figure 1: (a) The CMOS gate (b) Representation of the CMOS gate with MOSFETs modeled as switches

We assume that the inputs to the circuit are spatially and temporally independent $[5,6,9]$. With this background, we develop the equations used in estimating the hot-carrier reliability of MOSFETs. For simplicity, the delay of the logic gates is assumed to be zero (zero gate-delay model). This is then extended to a variable gate-delay model.

The zero gate-delay model assumes that the input signals to every logic gate in a combinational circuit arrive simultaneously, Hence the circuit does not have glitches.

### 2.1.1 Estimation of $V_{i}^{\text {avg }}$

The derivation of the average voltage, $V_{i}^{a v g}$ of an internal node $i$ of a logic gate is illustrated using an example. The signal probabilities of all primary inputs are known. The signal probabilities of any internal node $i, S P_{i}$, can be calculated efficiently using BDDs [7]. Let $P_{V d d \rightarrow i}$ denote sum of the probabilities of all paths from $V_{d d}$ to node $i$. In figure 1(b), $P_{V_{d d} \rightarrow 1}=S P_{1}\left(A^{\prime}+B^{\prime} F^{\prime} C^{\prime} D^{\prime}+B^{\prime} F^{\prime} E^{\prime}\right)$. Let $v_{i}(t)$ be the average voltage at node $i$ at a clock cycle edge at time $t$, and $T$ be the period of the clock. $v_{i}(t)$ is dependent on $v_{i}(t-T)$, the capacitance $C_{i}$ of the node, and the interaction of node $i$ with its neighbors. The average voltage on the node 1 in figure $1(\mathrm{~b})$ is given by

$$
\begin{align*}
& v_{1}(t)=V_{d d} \cdot\left[P_{V_{d d} \rightarrow 1}\right]+v_{1}(t-T) \cdot S P(A B) \\
& \quad+\frac{\left(v_{1}(t-T) \cdot C_{1}+v_{3}(t-T) \cdot C_{3}\right)}{\left(C_{1}+C_{3}\right)} \cdot S P\left(A B^{\prime} F\right) \tag{2}
\end{align*}
$$

The first term on the right hand side is the fraction of the average voltage when node 5 is electrically connected to $V_{d d}$. The second term is the fraction of the
average voltage when node 1 is isolated from the remaining nodes in the gate. Finally, the last term accounts for the charge sharing [1] between the node 1 and its neighbor 3. Equation 2 can be rewritten as follows.

$$
\begin{align*}
v_{1}(t) & =V_{d d} \cdot\left[P_{V_{d d} \rightarrow 1}\right]+\left[\frac{C_{3} \cdot S P\left(A B^{\prime} F\right)}{\left(C_{1}+C_{3}\right)}\right] \cdot v_{3}(t-T) \\
& +\left[S P(A B)+\frac{C_{1} \cdot S P\left(A B^{\prime} F\right)}{\left(C_{1}+C_{3}\right)}\right] \cdot v_{1}(t-T) \tag{3}
\end{align*}
$$

Let $A_{i, j}$ be the coefficient of $v_{j}(t-T)$ in the equation to calculate $v_{i}(t)$. For example, in equation 3, $A_{1,3}=\frac{C_{3} \cdot S P\left(A B^{\prime} F\right)}{\left(C_{1}+C_{3}\right)} . A_{i, j}$ 's depend on the node capacitances and the signal probability of some function of the inputs. For any node $i$ in a logic gate, the general expression for $v_{i}(t)$ can be compactly expressed as $[v(t)]=V d d \cdot[P]+[A] \cdot[v(t-T)]$.

Hence, substituting $v_{i}(t)$ and $v_{i}(t-T)$ with $V_{i}^{a v g}$ as $t \rightarrow \infty, v_{i}(t)=v_{i}(t-T)=V_{i}^{a v g}, V^{a v g}$ can be expressed as

$$
\begin{equation*}
\left[V^{a v g}\right]=[I-A]^{-1} \cdot V_{d d} \cdot[P] \tag{4}
\end{equation*}
$$

### 2.1.2 Estimation of $Q_{k, d s}^{a v g}$

Let the average charge transferred from the drain to the source of MOSFET $k$ be given by $Q_{k, d s}^{a v g}$. Then $Q_{k, d s}^{a v g}=\sum_{\forall j} P_{j} \cdot q_{j, k}$, where $P_{j}$ is the probability that some set $j$ of MOSFETs are ON and $q_{j, k}$ is the charge that is transferred through MOSFET $k$ due to charge sharing between nodes that are connected when the MOSFETs in set $j$ are ON. The expression for $Q_{k, d s}^{a v g}$, is a weighted sum of the charge transferred through MOSFET $k$ due to charge sharing. The weights, $P_{j}$, are calculated using the signal probabilities of the inputs to the logic gate. $Q_{k, d s}^{a v g}$ and $V_{i}^{a v g}$ can now be used to calculate the average current $I_{k}^{a v g}$ in MOSFET $k$. For example, the charge flowing through the PMOSFET $k$ connecting nodes 1 and 2 as shown in figure 2 , is given by
$Q_{k, 12}^{a v g}(k)=P_{a=1, b=0} \cdot V_{1}^{a v g} \cdot C_{1}+P_{a=0, b=0} \cdot\left(V_{d d}-V_{2}^{a v g}\right) \cdot C_{2}$
Hot-carrier reliability can thus be estimated. The estimation of power is however very different from the estimation of hot-carrier reliability. The average power dissipated in node $i$ will be given by the product of $V_{d d}$, the frequency and the average charge drawn from $V_{d d}$ by node $i$, and is given by the expression 6 .

$$
\begin{equation*}
V_{d d} \cdot\left(\frac{1}{T}\right) \cdot \sum_{\forall i \in \text { nodes }} P_{V_{d d} \rightarrow i} \cdot C_{i} \cdot\left(V_{d d}-V_{i}^{a v g}\right) \tag{6}
\end{equation*}
$$



Figure 2: Switch level model of a NOR gate.

### 2.2 Variable Gate-Delay Model

We now consider the scenario wherein every gate in a circuit has a non-zero finite delay. This results in unequal path delays along the different paths from the primary inputs to the output node of a gate causing glitching activity at the node. These glitches, draw extra current from $V_{d d}$ thereby contributing to the hotcarrier induced damage in the circuit.

(a)

(b)

Figure 3: (a) A combinational circuit with delays marked on gates. (b) Possible time units when voltages could change in the circuit.

Consider the circuit shown in figure 3(a), with three logic gates with gate delays. Let primary inputs $A, B$ and $C$ arrive at time $t=0$ as shown in figure $3(\mathrm{~b})$. The node $F$ changes three time units after inputs $D$ and $E$ change. Since $D$ and $E$ do not both change simultaneously, $F$ could glitch at $t=4$ before it settles to its stable value at $t=5$. There should be a delay of atleast 7 time units between successive sets of primary inputs to stabilize the circuit output. A glitch can occur only at an integral number of time units ( 1 to 6 ) within a clock cycle.

Due to glitches, current can be transferred through a MOSFET even within a clock cycle. Consequently, the
average charge transferred through a MOSFET $k$ at every time unit $t, Q_{k, d s}^{a v g}(t)$, during a clock cycle should be determined. To calculate $Q_{k, d s}^{a v g}(t)$, we require the values for $V_{i}^{\text {avg }}(t)$, the estimated voltage at an internal node $i$ during a time unit $t$.

### 2.2.1 Estimation of $V_{i}^{a v g}(t)$ and $Q_{k, d s}^{a v g}(t)$

The values of $V_{i}^{a v g}(t)$ and $Q_{k, d s}^{a v g}(t)$ depend on the values of $V_{i}^{a v g}(t-1)$ and the probability that $V d d$ is connected to an internal node $t$ at $t$ time units (note that a time unit is a division of the clock cycle where a glitch could occur). Such probabilities of the internal nodes at any time unit within a clock cycle is calculated using symbolic simulation described in $[5,6]$. A variable gate-delay model differs from a zero gate-delay model in that, a node in the circuit may have several signal probability values depending on the time unit, $t$, for which the value is calculated.

Returning the figure 1 , let the probability of a path from $V_{d d}$ to node 1 at time unit $t$ in a clock cycle be denoted by $P_{V d d \rightarrow 1}(t)$. This is the signal probability value at time unit $t$ denoted by $S P\left(t,\left(A^{\prime}+B^{\prime} F^{\prime} C^{\prime} D^{\prime}+\right.\right.$ $\left.B^{\prime} F^{\prime} E^{\prime}\right)$ ). Using the same principles that were used to derive equation 2, we express $V_{i}^{a v g}(t)$, the average voltage in node $i$ at time unit $t$, in equation 7 .

$$
\begin{align*}
& V_{1}^{a v g}(t)=V_{d d} \cdot\left[P_{V_{d d} \rightarrow 1}(t)\right] \\
& \quad+\left[\frac{C_{3} \cdot S P\left(t, A B^{\prime} F\right)}{\left(C_{1}+C_{3}\right)}\right] \cdot V_{3}^{a v g}(t-1) \\
& \quad+\left[S P(t, A B)+\frac{C_{1} \cdot S P\left(t, A B^{\prime} F\right)}{\left(C_{1}+C_{3}\right)}\right] \cdot V_{1}^{a v g}(t-1) \tag{7}
\end{align*}
$$

The coefficients of $V_{i}^{a v g}(t-1)$ depend on the capacitances of the nodes and the signal probabilities of the inputs at time unit $t$. These coefficients are $P(t)$ and $A(t)$ in equation 8. Equation 8 represents the average voltage of the nodes in the circuit at time unit $t$.

$$
\begin{equation*}
\left[V^{a v g}(t)\right]=V d d \cdot[P(t)]+[A(t)] \cdot\left[V^{a v g}(t-1)\right] \tag{8}
\end{equation*}
$$

We now describe how the values of $V_{i}^{a v g}(0)$, the average voltage of a node $i$ at a clock edge (at 0 time units), can be calculated. The stable value of the voltage of a node would occur at a clock edge, regardless of whether a zero or variable gate-delay model is used. As a result, $V_{i}^{a v g}(0)$ of a node in a variable gate-delay model has the same value as $V_{i}^{a v g}$ in the zero gate-delay model. Using the value of $V^{a v g}(i)$ (from the zero gate-delay model), we estimate the value of $V_{i}^{a v g}(1)$ using equation 8 . We then repeatedly use equation 8 , to derive the values of
$V_{i}^{a v g}(2), V_{i}^{a v g}(3) \ldots V_{i}^{a v g}(T-1)$. Note that, $V_{i}^{a v g}(T)$ will be equal to $V_{i}^{a v g}(0)$.

The average charge transferred from the drain to the source of a MOSFET $k$ at time unit $t, Q_{k}^{a v g}(t)$, is given by equation 9 .

$$
\begin{equation*}
Q_{k, d s}^{a v g}(t)=\sum_{\forall j} P_{j}(t) \cdot q_{j, k}(t) \tag{9}
\end{equation*}
$$

In equation $9, P_{j}(t)$ is the probability that a set $j$ of MOSFETs are ON at time unit $t$. Similarly, $q_{j, k}(t)$ is the charge transferred through MOSFET $k$ when the set $j$ of MOSFETs are ON at time unit $t$.

### 2.2.2 Estimation of Hot-Carrier Reliability

Following the ideas used to derive $Q_{k, d s}^{a v g}(t)$, the average current through a MOSFET $k$ at time unit $t$ denoted by $I_{k}^{a v g}(t)$, is calculated using equation 10 .

$$
\begin{equation*}
I_{k}^{a v g}(t)=Q_{k, d s}^{a v g}(t) \cdot\left(V_{k, d}^{a v g}(t)-V_{k, s}^{a v g}(t)\right) \cdot \mu \tag{10}
\end{equation*}
$$

The net average current through a MOSFET $k$, in a clock cycle, given by $I_{k}^{a v g}$, can be obtained by summing $I_{k}^{a v g}(t)$ over all time units $t$ in a clock cycle. This is expressed in equation 11.

$$
\begin{equation*}
I_{k}^{a v g}=\sum_{t=0}^{T-1} I_{k}^{a v g}(t) \tag{11}
\end{equation*}
$$

Similarly, equation 12 can be used to arrive at the total power dissipated in a CMOS gate subject to a finite delay. Equation 12 is derived from equation 6 after modifying it to account for the power dissipated at every time unit in a clock cycle.
$V_{d d} \cdot\left(\frac{1}{T}\right) \cdot\left[\sum_{t=0}^{T-1} \sum_{\forall i \in \text { nodes }} P_{V_{d d} \rightarrow i}(t) \cdot C_{i} \cdot\left(V_{d d}-V_{i}^{a v g}(t)\right)\right]$
As in the case of zero gate-delay, $V_{i}^{a v g}(t)$ is not independent of $P_{V_{d d} \rightarrow i}(t)$, but are related by equation 8.

## 3 Input Reordering for Hot-Carriers

We now propose an algorithm for gate-input reordering at the switch level to improve hot-carrier reliability. For a gate, there are usually a few functionally equivalent gate-input orderings. For example, in figure 1(a), the two sets of primary inputs $\{A, B$ and $F\}$ and $\{C$ and $D\}$ could be reordered within themselves without affecting the functionality of the gate. Maximizing hot-carrier reliability entails arriving at the gate-input order that minimizes the maximum drain current $I_{i}^{a v g}$ (equation 1)

```
1. Calculate SPi, \forallnodes i (using BDDs[7]).
2. Calculate }\mp@subsup{P}{\mp@subsup{V}{dd}{}->i}{},\forall\mathrm{ , internal nodes }i\mathrm{ , in all gates
3. Determine Vi
4. For every gate j in the circuit
Begin
    For each functionally equivalent gate-input order, Og
    begin
    If objective is hot-carrier reliability
        Determine max I_}\mp@subsup{I}{i}{avg}\mathrm{ among the MOSFET i}\forall\mp@subsup{O}{g}{
        Select the }\mp@subsup{O}{g}{}\mathrm{ , for which max }\mp@subsup{I}{i}{avg}\mathrm{ is minimum
        Reconnect inputs of gate j to the gate-input order }\mp@subsup{O}{g}{}\mathrm{ .
        If objective is Power dissipated
        Determine the power dissipation }\forall\mp@subsup{O}{g}{
        Select the Og}\mp@subsup{O}{g}{}\mathrm{ , for which power dissipation is minimum
        Reconnect inputs of gate j to the gate-input order }\mp@subsup{O}{g}{}\mathrm{ .
        end
End
```

Figure 4: The gate-input reordering algorithm
among all MOSFETs $i$ in the circuit. An outline of the algorithm used is shown in the figure 4.

The input to the algorithm is a technology-mapped circuit after logic synthesis. We merely enforce an ordering of the gate-inputs to maximize hot-carrier reliability without affecting any of the metrics during synthesis. Note that the number of functionally equivalent gate orders for a gate with $n$ inputs, is upper bounded by $n$ ! (in the case of $n$-input NAND or NOR gate) but is usually much less. For example, for the complex gate with 6 inputs in figure 1(a), there are $6 \cdot 2=12$ functionally equivalent gate-input orders. Since the average number of functionally equivalent gate-input orders for a gate does not depend on the number of gates in the circuit, the complexity of the proposed algorithm is proportional only to the number of gates in the circuit.

## 4 Results

Results of the proposed algorithms on MCNC91 combinational benchmark examples for hot-carrier reliability are shown Tables 1-3. The signal probability of the inputs was assumed to be 0.5 .

The circuits were synthesized for minimum delay and then mapped using cells from the standard cell library. The capacitance of an internal node $i$ of a logic gate is approximated by $C_{(i)}=C_{d i f f(i)}+C_{j s w(i)} \cdot l_{i}+C_{j(i)} \cdot A_{i}$ where $C_{\text {diff( }}$ i) is the capacitance of the source/drain diffusion provided in the file extracted from the MAGIC layout of the gate. $C_{j s w(i)}$ and $C_{j}$, the junction-bulk sidewall capacitance and the junction-bulk capacitance,
respectively. The values of $C_{j s w(i)}$ and $C_{j}$ obtained from the technology file (model file). $l_{i}$ and $A_{i}$ are obtained from the layout of the gate and are the perimeter and area of the source/drain regions, respectively.

| circuit | H Carrier |  | Power |  | \% imprvt. |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\tau$ |  | Pow. | $\tau$ |  | Pow. |
| $\left(10^{8} s\right)$ | $(\mu W)$ | $\left(10^{8} s\right)$ | $(\mu W)$ |  | in Pow |  |
| C17 | 0.70 | 2.9 | 0.29 | 2.4 | 144.76 | 22.92 |
| 9 symm | 0.66 | 477.4 | 0.66 | 369.0 | 0.00 | 29.36 |
| b1 | 0.43 | 17.9 | 0.39 | 14.9 | 10.26 | 19.87 |
| b9 | 0.16 | 415.9 | 0.14 | 384.5 | 14.29 | 8.17 |
| c8 | 0.10 | 566.8 | 0.09 | 522.9 | 11.11 | 8.38 |
| cc | 0.83 | 105.9 | 0.20 | 84.6 | 315.00 | 25.14 |
| cht | 0.23 | 651.0 | 0.21 | 611.8 | 9.52 | 6.41 |
| cm138 | 0.18 | 45.4 | 0.16 | 44.1 | 12.50 | 3.04 |
| cm150 | 0.29 | 384.5 | 0.27 | 339.0 | 7.41 | 13.42 |
| cm151 | 0.88 | 194.9 | 0.80 | 181.5 | 10.00 | 7.38 |
| cm162 | 0.56 | 240.3 | 0.10 | 205.5 | 460.00 | 16.90 |
| cm163 | 0.19 | 78.2 | 0.16 | 66.6 | 18.75 | 17.40 |
| cm42 | 0.22 | 92.3 | 0.19 | 91.3 | 15.79 | 1.07 |
| cm82 | 0.21 | 89.7 | 0.17 | 77.7 | 23.53 | 15.39 |
| cm85 | 0.57 | 282.9 | 0.55 | 244.8 | 3.64 | 15.58 |
| cmb | 0.23 | 124.4 | 0.23 | 108.2 | 0.00 | 14.97 |
| cordic | 0.07 | 387.3 | 0.06 | 340.2 | 16.67 | 13.84 |
| count | 0.35 | 689.6 | 0.33 | 484.1 | 6.06 | 42.46 |
| frg1 | 0.45 | 540.8 | 0.04 | 455.6 | 971.43 | 18.70 |
| Aver. | 0.39 | 283.6 | 0.26 | 243.6 | 108.00 | 16.0 |
| SD. | 0.06 | 50.2 | 0.05 | 42.5 | 54.10 | 2.19 |

Table 1: Hot-carrier lifetime and Power values for circuits optimized for hot-carrier reliability and power.

The results of hot-carrier lifetime ( $\tau$ ) and power dissipation for circuits assuming a variable gate-delays is shown in table 1. Hot-carrier lifetime of a circuit, $\tau$, is defined as the time required to accumulate $0.05 \cdot 10^{12} / \mathrm{cm}^{2}$ trapped carriers in any MOSFET in the circuit. In columns 2 and 4 , the lifetime values, $\tau$, of the circuit is shown for circuits synthesized for hot-carrier reliability and minimum power dissipation. Similarly, in columns 3 and 5, the power dissipated in circuits synthesized for hot-carrier reliability and minimum power dissipation are shown. An average lifetime improvement of $108 \%$ and an average improvement of $16 \%$ in the power dissipated was found, between the hot-carrier optimized and power optimized designs.

We now present results in table 2 showing how the \% increase in delay is affected by hot-carrier induced damage to the MOSFETs in a circuit. The delay of the gates in a circuit are obtained from the standard cell

| circuit | 50 Couloumbs |  | 300 Couloumbs |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\begin{gathered} \text { time } \\ \left(10^{8} s\right) \end{gathered}$ | \% increase in delay | $\begin{gathered} \text { time } \\ \left(10^{8} s\right) \\ \hline \end{gathered}$ | \% increase in delay |
| C17 | 0.20 | 8.30 | 1.20 | 13.1 |
| 9 symm | 0.75 | 7.86 | 4.53 | 34.2 |
| b1 | 0.25 | 10.20 | 1.52 | 16.6 |
| b9 | 1.01 | 1.68 | 6.09 | 3.9 |
| c8 | 15.09 | 4.27 | 90.54 | 13.8 |
| cc | 0.76 | 3.70 | 4.53 | 6.9 |
| cht | 0.42 | 7.20 | 2.55 | 36.4 |
| cm138 | 0.79 | 18.10 | 4.75 | 30.9 |
| cm150 | 0.25 | 83.20 | 1.52 | 171.9 |
| cm151 | 0.25 | 32.90 | 1.51 | 58.0 |
| cm162 | 4.82 | 6.07 | 28.95 | 11.4 |
| cm163 | 3.00 | 4.40 | 18.02 | 7.8 |
| cm42 | 0.79 | 9.70 | 4.75 | 15.6 |
| cm 82 | 0.25 | 3.53 | 1.52 | 6.2 |
| cm 85 | 2.74 | 43.73 | 16.44 | 78.8 |
| cmb | 1.40 | 47.92 | 8.43 | 86.0 |
| cordic | 3.84 | 142.11 | 23.06 | 312.1 |
| count | 0.49 | 2.16 | 2.92 | 5.1 |
| frg1 | 0.66 | 2.15 | 4.00 | 5.1 |
| Aver. | 1.99 | 23.1 | 11.93 | 48.1 |
| SD. | 0.77 | 7.99 | 4.616 | 17.0 |

Table 2: Hot-carrier lifetime and the percentage increase in delay for two different amounts of charge that flows through any MOSFET in the circuit.
library. The delay-package in SIS was used to estimate the delay of the circuits. The delay of the circuits is affected by the decrease in drive current capability of the MOSFETs as a result of the hot-carrier induced damage to the oxide caused by trapped charge. We calculate the operation time and the $\%$ increase in delay of the circuits caused due to three different maximum amounts of trapped charge in the oxide of the MOSFETs, for a clock cycle of 400 ns . The second and the third columns stand for the operation time required and the resultant \% increase in delay when a maximum of 50 couloumbs of charge passes through any MOSFET. Similarly, fourth and fifth columns represent the operation time and \% increase in delay values when a maximum of 300 couloumbs of charge flows through any MOSFET. The \% increase in delay is derived from the experimental results shown in [8] relating drain current degradation (from which delay degradation is derived) and the total charge that flows through the MOSFET(from which the operation time can be derived). When a maximum of 300 couloumbs of charge

| circuit | Impact of MOSFET Sizing |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 1 MOSFET |  | 4 MOSFETs |  |
|  | $\frac{W_{\text {newl }}}{W_{\text {old }}}$ | \% increase in $\tau$ | $\frac{W_{\text {new }}}{W_{\text {old }}}$ | \% increase in $\tau$ |
| C17 | 1.28 | 22.4 | 1.83 | 45.5 |
| 9symm | 1.05 | 0.0 | 1.35 | 26.3 |
| b1 | 1.10 | 9.7 | 1.91 | 47.4 |
| b9 | 1.23 | 18.8 | 1.47 | 32.0 |
| c8 | 1.13 | 12.2 | 1.52 | 34.6 |
| cc | 1.33 | 25.2 | 1.41 | 29.1 |
| cht | 1.10 | 9.6 | 1.31 | 11.6 |
| cm138 | 3.37 | 70.3 | 10.93 | 90.8 |
| cm 150 | 1.07 | 7.1 | 2.96 | 66.2 |
| cm 151 | 1.44 | 30.9 | 1.62 | 37.7 |
| cm162 | 1.18 | 15.9 | 1.37 | 27.0 |
| cm163 | 1.21 | 17.8 | 1.61 | 38.0 |
| cm42 | 1.23 | 18.7 | 2.45 | 59.2 |
| cm 82 | 1.67 | 40.3 | 2.47 | 59.1 |
| cm85 | 1.00 | 0.0 | 3.67 | 72.8 |
| cmb | 1.21 | 17.8 | 1.35 | 25.9 |
| cordic | 1.51 | 33.9 | 1.89 | 24.1 |
| count | 1.06 | 6.0 | 1.31 | 24.1 |
| frg1 | 1.05 | 5.0 | 1.40 | 28.6 |
| Aver. | 1.33 | 19.0 | 2.31 | 41.1 |
| S.D. | 0.12 | 3.7 | 0.49 | 4.5 |

Table 3: Impact of sizing of the most susceptible MOSFETs on circuit lifetimes, when a variable gate-delay model is used.
has been transferred through any MOSFET, the average increase in delay of the entire circuit was estimated to be as high as $48 \%$.

In table 3, we show the impact on the hot-carrier lifetime by resizing the most susceptible MOSFETs. Very few MOSFETs have to be sized to increase the lifetime of the most susceptible MOSFETs. For example, an average increase in $M T F$ of $41 \%$ can be obtained by sizing only 4 MOSFETs. This approach will not affect the performance if the sized MOSFETs do not belong to a gate on the critical path.

## 5 Conclusions

We present an algorithm for probabilistic switch-level estimation of MOSFETs susceptible to hot-carrier effects in a technology-mapped circuit. This method considers the hot-carrier degradation in the MOSFETs due to switching activity at the output of the logic gates and the charge sharing between the internal nodes within logic gates. The inputs to the logic gates are then ordered to maximize hot-carrier reliability. Results on
benchmarks indicate that an average of $108 \%$ improvement in $M T F$ and $16.0 \%$ improvement in power dissipated can be obtained by suitably ordering the inputs to logic gates. MOSFET resizing experiments demonstrate that by sizing very few MOSFETs significantly decrease in hot-carrier susceptibility (up to $41.1 \%$ for 4 MOSFETs). The results also indicate that a design optimized for hot-carrier reliability is not necessarily the best design in terms of power.

## References

[1] H. B. Bakoglu, Circuits, Interconnections and Packaging for VLSI, Addison-Wesley, 1989.
[2] R. Bryant, " A Switch-level model and simulator for MOS digital systems", IEEE Trans. on Computers, Feb 1984.
[3] C. Hu, M. Horowitz, "Hot-Electron-Induced MOSFET Degradation - Model Monitor and Improvement", Journal of Solid State Circuits, vol SC-20, No 1, Feb 1985.
[4] A. Dasgupta and R. Karri, "Switch Level HotCarrier Reliability Enhancement of VLSI Circuits", Proc. of DFT Workshop, Nov 1995.
[5] S. Devadas, H. Jyu, K. Kuetzer, S. Malik, "Statistical Timing Analysis of Combinational Circuits", Proc. of ICCD, Nov. 1992.
[6] A. Ghosh, S. Devadas, K. Kuetzer, J. White, "Estimation of Average Switching Activity in Combinational and Sequential Circuits", Proc. of $D A C$, June 1992.
[7] H. T. Liaw and C. S. Lin, "On the OBDDrepresentation of general Boolean functions", IEEE Trans. on Computers, C-41(6): 661-664, June 1992.
[8] Y. Leblebici and S. M. Kang, "Hot-Carrier reliability of MOS VLSI circuits", Kluwer, 1993.
[9] K. Roy and S. Prasad, "Logic Synthesis for Reliability - An Early Start to Controlling Electromigration and Hot Carrier Effects", Proc. of European DAC, 1994.
[10] C. Hu, "The Berkeley Reliability Simulator BERT: an IC Reliability Simulator", Microelectronics Journal, pp. 97-102, 1992.
[11] F. N. Najm, R. Burch, P. Yang, I. Hajj, "CREST - A current estimator for CMOS circuits", Proc. of ICCAD, 1988.
[12] P. C. Li and I. Hajj, "Computer Aided Redesign of VLSI Circuits for Hot-Carrier Reliability", Proc. of ICCD, 1993.

